# RENESAS

# DATASHEET

ISL32490E, ISL32492E, ISL32493E, ISL32495E, ISL32496E, ISL32498E ±60V Fault Protected, 5V, RS-485/RS-422 Transceivers with ±25V CMR and ESD Protection

FN7786 Rev.6.00 Feb 8, 2019

#### The ISL32490E, ISL32492E, ISL32493E, ISL32495E,

ISL32496E, and ISL32498E are fault protected, 5V powered, differential transceivers that exceed the RS-485 and RS-422 standards for balanced communication. The RS-485 transceiver pins (driver outputs and receiver inputs) are fault protected up to  $\pm$ 60V and are protected against  $\pm$ 16.5kV ESD strikes without latch-up. Additionally, the extended Common-Mode Range (CMR) allows these transceivers to operate in environments with common-mode voltages up to  $\pm$ 25V (>2x the RS-485 requirement), making this fault protected RS-485 family one of the most robust on the market.

The transmitters (Tx) deliver an exceptional 2.5V (typical) differential output voltage into the RS-485 specified 54 $\Omega$  load. This yields better noise immunity than standard RS-485 ICs, or allows up to six 120 $\Omega$  terminations in star network topologies.

The receiver (Rx) inputs feature a full fail-safe design that ensures a logic high Rx output if the Rx inputs are floating, shorted, or on a terminated but undriven (idle) bus. The Rx outputs have high drive levels; typically, 15mA at  $V_{OL} = 1V$  (for opto-coupled, isolated applications).

Half duplex (Rx inputs and Tx outputs multiplexed together) and full duplex pinouts are available. See <u>Table 1 on page 3</u> for key features and configurations by device number.

For fault protected or wide common-mode range RS-485 transceivers with cable invert (polarity reversal) pins, see the ISL32483E datasheet.

## **Related Literature**

- · For a full list of related documents, visit our website:
- ISL32490E, ISL32492E, ISL32493E, ISL32495E, ISL32496E, and ISL32498E device pages



FIGURE 1. EXCEPTIONAL Rx OPERATES AT >15Mbps EVEN WITH A ±25V COMMON-MODE VOLTAGE

### **Features**

- Fault protected RS-485 bus pins ..... up to ±60V
- Extended CMR ..... ±25V (more than twice the range required for RS-485)
- ±16.5kV HBM ESD protection on RS-485 bus pins
- + 1/4 unit load for up to 128 devices on the bus
- High transient overvoltage tolerance...... ±80V
- · Full fail-safe (open, short, terminated) RS-485 receivers
- · High Rx IOL for opto-couplers in isolated designs
- Hot plug circuitry; Tx and Rx outputs remain three-state during power-up/power-down
- Choice of RS-485 data rates..... 250kbps to 15Mbps

### Applications

- · Utility meters/automated meter reading systems
- · High node count RS-485 systems
- PROFIBUS and RS-485 based field bus networks, and factory automation
- · Security camera networks
- · Building lighting and environmental control systems
- · Industrial/process control networks



FIGURE 2. ISL3249xE DELIVERS SUPERIOR COMMON-MODE RANGE vs STANDARD RS-485 DEVICES



## **Typical Operating Circuits**



FIGURE 3. ISL32492E, ISL32495E, ISL32498E HALF DUPLEX EXAMPLE



FIGURE 4. ISL32490E, ISL32493E, ISL32496E FULL DUPLEX EXAMPLE (SOIC PIN NUMBERS SHOWN)

| PART NUMBER<br>( <u>Notes 2</u> , <u>3</u> ) | PART<br>MARKING | TEMP. RANGE<br>(°C) | TAPE AND REEL<br>(Units) ( <u>Note 1</u> ) | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |
|----------------------------------------------|-----------------|---------------------|--------------------------------------------|-----------------------------|----------------|
| ISL32490EIBZ                                 | ISL32490 EIBZ   | -40 to +85          | -                                          | 14 Ld SOIC                  | M14.15         |
| ISL32490EIBZ-T                               | ISL32490 EIBZ   | -40 to +85          | 2.5k                                       | 14 Ld SOIC                  | M14.15         |
| ISL32490EIBZ-T7A                             | ISL32490 EIBZ   | -40 to +85          | 250                                        | 14 Ld SOIC                  | M14.15         |
| ISL32490EIUZ                                 | 2490E           | -40 to +85          | -                                          | 10 Ld MSOP                  | M10.118        |
| ISL32490EIUZ-T                               | 2490E           | -40 to +85          | 2.5k                                       | 10 Ld MSOP                  | M10.118        |
| ISL32490EIUZ-T7A                             | 2490E           | -40 to +85          | 250                                        | 10 Ld MSOP                  | M10.118        |
| ISL32492EIBZ                                 | 32492 EIBZ      | -40 to +85          | -                                          | 8 Ld SOIC                   | M8.15          |
| ISL32492EIBZ-T                               | 32492 EIBZ      | -40 to +85          | 2.5k                                       | 8 Ld SOIC                   | M8.15          |
| ISL32492EIBZ-T7A                             | 32492 EIBZ      | -40 to +85          | 250                                        | 8 Ld SOIC                   | M8.15          |
| ISL32492EIUZ                                 | 2492E           | -40 to +85          | -                                          | 8 Ld MSOP                   | M8.118         |
| ISL32492EIUZ-T                               | 2492E           | -40 to +85          | 2.5k                                       | 8 Ld MSOP                   | M8.118         |
| ISL32492EIUZ-T7A                             | 2492E           | -40 to +85          | 250                                        | 8 Ld MSOP                   | M8.118         |
| ISL32493EIBZ                                 | ISL32493 EIBZ   | -40 to +85          | -                                          | 14 Ld SOIC                  | M14.15         |
| ISL32493EIBZ-T                               | ISL32493 EIBZ   | -40 to +85          | 2.5k                                       | 14 Ld SOIC                  | M14.15         |
| ISL32493EIBZ-T7A                             | ISL32493 EIBZ   | -40 to +85          | 250                                        | 14 Ld SOIC                  | M14.15         |

## **Ordering Information**



## Ordering Information (Continued)

| PART NUMBER<br>( <u>Notes 2, 3</u> ) | PART<br>MARKING | TEMP. RANGE<br>(°C) | TAPE AND REEL<br>(Units) ( <u>Note 1</u> ) | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |
|--------------------------------------|-----------------|---------------------|--------------------------------------------|-----------------------------|----------------|
| ISL32493EIUZ                         | 2493E           | -40 to +85          | -                                          | 10 Ld MSOP                  | M10.118        |
| ISL32493EIUZ-T                       | 2493E           | -40 to +85          | 2.5k                                       | 10 Ld MSOP                  | M10.118        |
| ISL32493EIUZ-T7A                     | 2493E           | -40 to +85          | 250                                        | 10 Ld MSOP                  | M10.118        |
| SL32495EIBZ                          | 32495 EIBZ      | -40 to +85          | -                                          | 8 Ld SOIC                   | M8.15          |
| SL32495EIBZ-T                        | 32495 EIBZ      | -40 to +85          | 2.5k                                       | 8 Ld SOIC                   | M8.15          |
| SL32495EIBZ-T7A                      | 32495 EIBZ      | -40 to +85          | 250                                        | 8 Ld SOIC                   | M8.15          |
| ISL32495EIUZ                         | 2495E           | -40 to +85          | -                                          | 8 Ld MSOP                   | M8.118         |
| ISL32495EIUZ-T                       | 2495E           | -40 to +85          | 2.5k                                       | 8 Ld MSOP                   | M8.118         |
| SL32495EIUZ-T7A                      | 2495E           | -40 to +85          | 250                                        | 8 Ld MSOP                   | M8.118         |
| ISL32496EIBZ                         | ISL32496 EIBZ   | -40 to +85          | -                                          | 14 Ld SOIC                  | M14.15         |
| SL32496EIBZ-T                        | ISL32496 EIBZ   | -40 to +85          | 2.5k                                       | 14 Ld SOIC                  | M14.15         |
| SL32496EIBZ-T7A                      | ISL32496 EIBZ   | -40 to +85          | 250                                        | 14 Ld SOIC                  | M14.15         |
| ISL32496EIUZ                         | 2496E           | -40 to +85          | -                                          | 10 Ld MSOP                  | M10.118        |
| SL32496EIUZ-T                        | 2496E           | -40 to +85          | 2.5k                                       | 10 Ld MSOP                  | M10.118        |
| ISL32496EIUZ-T7A                     | 2496E           | -40 to +85          | 250                                        | 10 Ld MSOP                  | M10.118        |
| SL32498EIBZ                          | 32498 EIBZ      | -40 to +85          | -                                          | 8 Ld SOIC                   | M8.15          |
| SL32498EIBZ-T                        | 32498 EIBZ      | -40 to +85          | 2.5k                                       | 8 Ld SOIC                   | M8.15          |
| SL32498EIBZ-T7A                      | 32498 EIBZ      | -40 to +85          | 250                                        | 8 Ld SOIC                   | M8.15          |
| SL32498EIUZ                          | 2498E           | -40 to +85          | -                                          | 8 Ld MSOP                   | M8.118         |
| SL32498EIUZ-T                        | 2498E           | -40 to +85          | 2.5k                                       | 8 Ld MSOP                   | M8.118         |
| ISL32498EIUZ-T7A                     | 2498E           | -40 to +85          | 250                                        | 8 Ld MSOP                   | M8.118         |

NOTES:

1. See <u>TB347</u> for details about reel specifications.

 These Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.

3. For Moisture Sensitivity Level (MSL), see the <u>ISL32490E</u>, <u>ISL32492E</u>, <u>ISL32493E</u>, <u>ISL32495E</u>, <u>ISL32496E</u>, and <u>ISL32498E</u> device information pages. For more information about MSL, see <u>TB363</u>.

| PART NUMBER | HALF/FULL<br>DUPLEX | DATA RATE<br>(Mbps) | SLEW-RATE<br>LIMITED? | EN PINS? | HOT<br>PLUG? | QUIESCENT I <sub>CC</sub><br>(mA) | LOW POWER<br>SHUTDOWN? | PIN COUNT |
|-------------|---------------------|---------------------|-----------------------|----------|--------------|-----------------------------------|------------------------|-----------|
| ISL32490E   | Full                | 0.25                | Yes                   | Yes      | Yes          | 2.3                               | Yes                    | 10, 14    |
| ISL32492E   | Half                | 0.25                | Yes                   | Yes      | Yes          | 2.3                               | Yes                    | 8         |
| ISL32493E   | Full                | 1                   | Yes                   | Yes      | Yes          | 2.3                               | Yes                    | 10, 14    |
| ISL32495E   | Half                | 1                   | Yes                   | Yes      | Yes          | 2.3                               | Yes                    | 8         |
| ISL32496E   | Full                | 15                  | No                    | Yes      | Yes          | 2.3                               | Yes                    | 10, 14    |
| ISL32498E   | Half                | 15                  | No                    | Yes      | Yes          | 2.3                               | Yes                    | 8         |

#### TABLE 1. SUMMARY OF FEATURES

## **Pin Configurations**



NOTE: Evaluate creepage and clearance requirements at your maximum fault voltage before using small pitch packages such as MSOP.

## **Pin Descriptions**

| PIN<br>NAME | 8 LD<br>PIN # | 10 LD<br>PIN # | 14 LD<br>PIN # | FUNCTION                                                                                                                                                                                             |
|-------------|---------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RO          | 1             | 1              | 2              | Receiver output. If A-B $\geq$ -10mV, RO is high; if A-B $\leq$ -200mV, RO is low; if A and B are unconnected (floating), shorted together, or connected to an undriven, terminated bus, RO is high. |
| RE          | 2             | 2              | 3              | Receiver output enable. RO is enabled when $\overline{RE}$ is low; RO is high impedance when $\overline{RE}$ is high. Internally pulled low.                                                         |
| DE          | 3             | 3              | 4              | Driver output enable. The driver outputs, Y and Z, are enabled by bringing DE high. They are high impedance when DE is low. Internally pulled high.                                                  |
| DI          | 4             | 4              | 5              | Driver input. A low on DI forces output Y low and output Z high. A high on DI forces output Y high and output Z low.                                                                                 |
| GND         | 5             | 5              | 6, 7           | Ground connection.                                                                                                                                                                                   |
| A/Y         | 6             | -              | -              | $\pm$ 60V fault and $\pm$ 16.5kV HBM ESD protected RS-485/RS-422 level, non-inverting receiver input and non-inverting driver output. Pin is an input if DE = 0; pin is an output if DE = 1.         |
| B/Z         | 7             | -              | -              | $\pm$ 60V fault and $\pm$ 16.5kV HBM ESD protected RS-485/RS-422 level, inverting receiver input and inverting driver output.<br>Pin is an input if DE = 0; pin is an output if DE = 1.              |
| Α           | -             | 9              | 12             | $\pm$ 60V fault and $\pm$ 15kV HBM ESD protected RS-485/RS-422 level, non-inverting receiver input.                                                                                                  |
| В           | -             | 8              | 11             | $\pm$ 60V fault and $\pm$ 15kV HBM ESD protected RS-485/RS-422 level, inverting receiver input.                                                                                                      |
| Y           | -             | 6              | 9              | $\pm 60V$ fault and $\pm 15kV$ HBM ESD protected RS-485/RS-422 level, non-inverting driver output.                                                                                                   |
| Z           | -             | 7              | 10             | $\pm$ 60V fault and $\pm$ 15kV HBM ESD protected RS-485/RS-422 level, inverting driver output.                                                                                                       |
| VCC         | 8             | 10             | 13, 14         | System power supply input (4.5V to 5.5V).                                                                                                                                                            |
| NC          | -             | -              | 1, 8           | No internal connection.                                                                                                                                                                              |

## **Truth Tables**

| TRANSMITTING |        |    |                   |                   |  |  |  |  |  |
|--------------|--------|----|-------------------|-------------------|--|--|--|--|--|
|              | INPUTS |    | OUTPUTS           |                   |  |  |  |  |  |
| RE           | DE     | DI | Z                 | Y                 |  |  |  |  |  |
| Х            | 1      | 1  | 0                 | 1                 |  |  |  |  |  |
| х            | 1      | 0  | 1                 | 0                 |  |  |  |  |  |
| 0            | 0      | х  | High-Z            | High-Z            |  |  |  |  |  |
| 1            | 0      | х  | High-Z (see Note) | High-Z (see Note) |  |  |  |  |  |

NOTE: Low Power Shutdown Mode (see Note 11 on page 9).

| RECEIVING |                   |                   |                                  |                      |  |  |  |  |  |
|-----------|-------------------|-------------------|----------------------------------|----------------------|--|--|--|--|--|
|           | INPUTS            |                   | OUTP                             | Л                    |  |  |  |  |  |
| RE        | DE<br>Half Duplex | DE<br>Full Duplex | A-B                              | RO                   |  |  |  |  |  |
| 0         | 0                 | Х                 | V <sub>AB</sub> ≥ -0.01V         | 1                    |  |  |  |  |  |
| 0         | 0                 | Х                 | -0.01V > V <sub>AB</sub> > -0.2V | Undetermined         |  |  |  |  |  |
| 0         | 0                 | Х                 | V <sub>AB</sub> ≤ -0.2V          | 0                    |  |  |  |  |  |
| 0         | 0                 | X                 | Inputs<br>Open/Shorted           | 1                    |  |  |  |  |  |
| 1         | 0                 | 0                 | х                                | High-Z (see<br>Note) |  |  |  |  |  |
| 1         | 1                 | 1                 | Х                                | High-Z               |  |  |  |  |  |

NOTE: Low Power Shutdown Mode (see Note 11 on page 9).



14 VCC

13 VCC

12 A

11 B

10 Z

9 Y 8 NC

GND 7

#### **Absolute Maximum Ratings**

| VCC to Ground                                                               |
|-----------------------------------------------------------------------------|
| Input Voltages                                                              |
| DI, DE, RE0.3V to (V <sub>CC</sub> + 0.3V)                                  |
| Input/Output Voltages                                                       |
| A/Y, B/Z, A, B, Y, Z±60V                                                    |
| A/Y, B/Z, A, B, Y, Z (Transient Pulse Through 100Ω, ( <u>Note 15</u> ) ±80V |
| R00.3V to (V <sub>CC</sub> +0.3V)                                           |
| Short-Circuit Duration                                                      |
| Y, Z Indefinite                                                             |
| ESD Rating see <u>"ESD PERFORMANCE" on page 6</u>                           |
| Latch-Up (Tested per JESD78, Level 2, Class A) +125°C                       |

#### **Thermal Information**

| Thermal Resistance (Typical)                     | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) |
|--------------------------------------------------|------------------------|------------------------|
| 8 Ld MSOP Package ( <u>Notes 4</u> , <u>5</u> )  | 140                    | 40                     |
| 8 Ld SOIC Package ( <u>Notes 4</u> , <u>5</u> )  | 108                    | 47                     |
| 10 Ld MSOP Package ( <u>Notes 4</u> , <u>5</u> ) | 135                    | 50                     |
| 14 Ld SOIC Package ( <u>Notes 4</u> , <u>5</u> ) | 88                     | 39                     |
| Maximum Junction Temperature (Plastic Pack       | (age)                  | +150°C                 |
| Maximum Storage Temperature Range                | 6                      | 5°C to +150°C          |
| Pb-Free Reflow Profile                           |                        | See <u>TB493</u>       |

#### **Recommended Operating Conditions**

| Supply Voltage (V <sub>CC</sub> ). | 5V           |
|------------------------------------|--------------|
| Temperature Range4                 | 0°C to +85°C |
| Bus Pin Common-Mode Voltage Range  | -25V to +25V |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 4.  $\theta_{JA}$  is measured with the component mounted on a high-effective thermal conductivity test board in free air. See <u>TB379</u> for details.
- 5. For  $\theta_{JC}$ , the "case temp" location is taken at the package top center.

**Electrical Specifications**  $V_{CC} = 4.5V$  to 5.5V; unless otherwise specified. Typical values are at  $V_{CC} = 5V$ ,  $T_A = +25$ °C (<u>Note 6</u>). Boldface limits apply across the operating temperature range, -40°C to +85°C.

| PARAMETER                                                                                         | SYMBOL            | TEST CONDITIONS                                                                      | TEMP<br>(°C) | MIN<br>( <u>Note 14</u> ) | ТҮР | MAX<br>( <u>Note 14</u> ) | UNIT |
|---------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| DC CHARACTERISTICS                                                                                |                   | ·                                                                                    |              |                           |     |                           |      |
| Driver Differential V <sub>OUT</sub> (No load)                                                    | V <sub>OD1</sub>  |                                                                                      | Full         | -                         | -   | V <sub>CC</sub>           | v    |
| Driver Differential V <sub>OUT</sub> (Loaded,                                                     | V <sub>OD2</sub>  | $R_{L} = 100\Omega (RS-422)$                                                         | Full         | 2.4                       | 3.2 | -                         | v    |
| Figure 5A)                                                                                        |                   | $R_{L} = 54\Omega (RS-485)$                                                          | Full         | 1.5                       | 2.5 | V <sub>CC</sub>           | v    |
|                                                                                                   |                   | $R_L = 54\Omega (PROFIBUS, V_{CC} \ge 5V)$                                           | Full         | 2.0                       | 2.5 |                           |      |
|                                                                                                   |                   | $R_L$ = 21Ω (Six 120Ω terminations for star configurations, V <sub>CC</sub> ≥ 4.75V) | Full         | 0.8                       | 1.3 | -                         | v    |
| Change in Magnitude of Driver<br>Differential V <sub>OUT</sub> for Complementary<br>Output States | $\Delta V_{OD}$   | $R_L = 54\Omega$ or 100Ω ( <u>Figure 5A</u> )                                        | Full         | -                         | -   | 0.2                       | v    |
| Driver Differential V <sub>OUT</sub> with                                                         | V <sub>OD3</sub>  | $R_{L} = 60\Omega, -7V \le V_{CM} \le 12V$                                           | Full         | 1.5                       | 2.1 | V <sub>CC</sub>           | v    |
| Common-Mode Load ( <u>Figure 5B</u> )                                                             |                   | $R_L = 60\Omega$ , -25V ≤ V <sub>CM</sub> ≤ 25V (V <sub>CC</sub> ≥ 4.75V)            | Full         | 1.7                       | 2.3 |                           |      |
|                                                                                                   |                   | $R_L = 21\Omega, -15V \le V_{CM} \le 15V (V_{CC} \ge 4.75V)$                         | Full         | 0.8                       | 1.1 | -                         | v    |
| Driver Common-Mode V <sub>OUT</sub>                                                               | V <sub>OC</sub>   | $R_L = 54\Omega \text{ or } 100\Omega$                                               | Full         | -1                        | -   | 3                         | v    |
| ( <u>Figure 5</u> )                                                                               |                   | $R_L = 60\Omega$ or $100\Omega$ , $-20V \le V_{CM} \le 20V$                          | Full         | -2.5                      | -   | 5                         | v    |
| Change in Magnitude of Driver<br>Common-Mode V <sub>OUT</sub> for<br>Complementary Output States  | $\Delta V_{OC}$   | $R_L = 54\Omega$ or 100Ω ( <u>Figure 5A</u> )                                        | Full         | -                         | -   | 0.2                       | v    |
| Driver Short-Circuit Current                                                                      | I <sub>OSD</sub>  | DE = V <sub>CC</sub> , -25V ≤ V <sub>0</sub> ≤ 25V ( <u>Note 8</u> )                 | Full         | -250                      | -   | 250                       | mA   |
|                                                                                                   | IOSD1             | At first foldback, $22V \le V_0 \le -22V$                                            | Full         | -83                       | -   | 83                        | mA   |
|                                                                                                   | I <sub>OSD2</sub> | At second foldback,<br>$35V \le V_0 \le -35V$                                        | Full         | -13                       | -   | 13                        | mA   |
| Logic Input High Voltage                                                                          | VIH               | DE, DI, RE                                                                           | Full         | 2.5                       | -   | -                         | v    |
| Logic Input Low Voltage                                                                           | VIL               | DE, DI, RE                                                                           | Full         | -                         | -   | 0.8                       | v    |
| Logic Input Current                                                                               | I <sub>IN1</sub>  | DI                                                                                   | Full         | -1                        | -   | 1                         | μA   |
|                                                                                                   |                   | DE, RE                                                                               | Full         | -15                       | 6   | 15                        | μA   |



# **Electrical Specifications** $V_{CC} = 4.5V$ to 5.5V; unless otherwise specified. Typical values are at $V_{CC} = 5V$ , $T_A = +25$ °C (<u>Note 6</u>). Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| PARAMETER                                               | SYMBOL                              | L TEST CONDITIONS                                            |                                           | TEMP<br>(°C) | MIN<br>( <u>Note 14</u> ) | ТҮР   | MAX<br>( <u>Note 14</u> ) | UNIT |
|---------------------------------------------------------|-------------------------------------|--------------------------------------------------------------|-------------------------------------------|--------------|---------------------------|-------|---------------------------|------|
| Input/Output Current (A/Y, B/Z)                         | I <sub>IN2</sub>                    | $DE = OV, V_{CC} = OV$                                       | V <sub>IN</sub> = 12V                     | Full         | -                         | 110   | 250                       | μA   |
|                                                         |                                     | or 5.5V                                                      | V <sub>IN</sub> = -7V                     | Full         | -200                      | -75   | -                         | μA   |
|                                                         |                                     |                                                              | $V_{IN} = \pm 25V$                        | Full         | -800                      | ±240  | 800                       | μA   |
|                                                         |                                     |                                                              | V <sub>IN</sub> = ±60V ( <u>Note 16</u> ) | Full         | -6                        | ±0.5  | 6                         | mA   |
| Input Current (A, B)                                    | I <sub>IN3</sub>                    | V <sub>CC</sub> = 0V or 5.5V                                 | V <sub>IN</sub> = 12V                     | Full         | -                         | 90    | 125                       | μΑ   |
| (Full Duplex Versions Only)                             |                                     |                                                              | V <sub>IN</sub> = -7V                     | Full         | -100                      | -70   | -                         | μΑ   |
|                                                         |                                     |                                                              | V <sub>IN</sub> = ±25V                    | Full         | -500                      | ±200  | 500                       | μA   |
|                                                         |                                     |                                                              | V <sub>IN</sub> = ±60V ( <u>Note 16</u> ) | Full         | -3                        | ±0.4  | 3                         | mA   |
| Output Leakage Current (Y, Z)                           | I <sub>OZD</sub>                    | $\overline{RE} = OV,  DE = OV,$                              | V <sub>IN</sub> = 12V                     | Full         | -                         | 20    | 200                       | μA   |
| (Full Duplex Versions Only)                             |                                     | V <sub>CC</sub> = 0V or 5.5V                                 | V <sub>IN</sub> = -7V                     | Full         | -100                      | -5    | -                         | μA   |
|                                                         |                                     |                                                              | $V_{IN} = \pm 25V$                        | Full         | -500                      | ±40   | 500                       | μA   |
|                                                         |                                     |                                                              | V <sub>IN</sub> = ±60V ( <u>Note 16</u> ) | Full         | -3                        | ±0.1  | 3                         | mA   |
| Receiver Differential Threshold<br>Voltage              | V <sub>TH</sub>                     | -25V ≤ V <sub>CM</sub> ≤ 25V                                 |                                           | Full         | -200                      | -100  | -10                       | mV   |
| Receiver Input Hysteresis                               | ∆V <sub>TH</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V                                 |                                           | 25           | -                         | 25    | -                         | mV   |
| Receiver Output High Voltage                            | V <sub>OH</sub>                     | $I_0 = -2mA, V_{ID} = -10mV$<br>$I_0 = -8mA, V_{ID} = -10mV$ |                                           | Full         | V <sub>CC</sub> - 0.5     | 4.75  | -                         | v    |
|                                                         |                                     |                                                              |                                           | Full         | 2.8                       | 4.2   | -                         | v    |
| Receiver Output Low Voltage                             | V <sub>OL</sub>                     | I <sub>0</sub> = 6mA, V <sub>ID</sub> = -20                  | 0mV                                       | Full         | -                         | 0.27  | 0.4                       | v    |
| Receiver Output Low Current                             | I <sub>OL</sub>                     | $V_0 = 1V, V_{ID} = -200$                                    | Full                                      | 15           | 22                        | -     | mA                        |      |
| Three-state (High Impedance)<br>Receiver Output Current | I <sub>OZR</sub>                    | $OV \le V_O \le V_{CC}$                                      |                                           | Full         | -1                        | 0.01  | 1                         | μA   |
| Receiver Short-Circuit Current                          | IOSR                                | $0V \le V_0 \le V_{CC}$                                      |                                           | Full         | ± <b>12</b>               | -     | ± <b>110</b>              | mA   |
| SUPPLY CURRENT                                          |                                     |                                                              |                                           | <u> </u>     |                           |       |                           |      |
| No Load Supply Current (Note 7)                         | Icc                                 | $DE = V_{CC}, \overline{RE} = OV c$                          | or $V_{CC}$ , DI = OV or $V_{CC}$         | Full         | -                         | 2.3   | 4.5                       | mA   |
| Shutdown Supply Current                                 | I <sub>SHDN</sub>                   | $DE = OV, \overline{RE} = V_{CC},$                           | DI = OV or V <sub>CC</sub>                | Full         | -                         | 10    | 50                        | μA   |
| ESD PERFORMANCE                                         |                                     | 1                                                            |                                           |              |                           |       |                           |      |
| RS-485 Pins (A, Y, B, Z, A/Y, B/Z)                      |                                     | Human Body                                                   | Half duplex                               | 25           | -                         | ±16.5 | -                         | kV   |
|                                                         |                                     | Model, from bus<br>pins to GND                               | Full duplex                               | 25           | -                         | ±15   | -                         | kV   |
| All Pins                                                |                                     | Human Body Model                                             | , per JEDEC                               | 25           | -                         | ±8    | -                         | kV   |
|                                                         |                                     | Machine Model                                                | <u> </u>                                  | 25           | -                         | ±700  | -                         | v    |
| DRIVER SWITCHING CHARACTERISTI                          | CS (250kbps \                       | /ersions - ISL32490E                                         | , ISL32492E)                              |              | ļ                         |       |                           |      |
| Driver Differential Output Delay                        | t <sub>PLH</sub> , t <sub>PHL</sub> | R <sub>D</sub> = 54Ω,                                        | No CM load                                | Full         | -                         | 320   | 450                       | ns   |
|                                                         | ,                                   | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                 | -25V ≤ V <sub>CM</sub> ≤ 25V              | Full         | -                         | -     | 1000                      | ns   |
| Driver Differential Output Skew                         | tSKEW                               | R <sub>D</sub> = 54Ω,                                        | No CM load                                | Full         | -                         | 6     | 30                        | ns   |
|                                                         |                                     | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                 | -25V ≤ V <sub>CM</sub> ≤ 25V              | Full         | -                         | -     | 50                        | ns   |
| Driver Differential Rise or Fall Time                   | t <sub>R</sub> , t <sub>F</sub>     | $R_{\rm D} = 54\Omega,$                                      | No CM load                                | Full         | 400                       | 650   | 1200                      | ns   |
|                                                         | 'W' T                               | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                 | -25V ≤ V <sub>CM</sub> ≤ 25V              | Full         | 300                       | -     | 1350                      | ns   |
| Maximum Data Rate                                       | f <sub>MAX</sub>                    | C <sub>D</sub> = 820pF ( <u>Figure</u>                       | <u>8</u> )                                | Full         | 0.25                      | 1.5   | -                         | Mbps |



# **Electrical Specifications** $V_{CC} = 4.5V$ to 5.5V; unless otherwise specified. Typical values are at $V_{CC} = 5V$ , $T_A = +25$ °C (<u>Note 6</u>). Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| PARAMETER                                     | SYMBOL                                                                     | TEST CONDITIONS                                             |                                                 |      | MIN<br>( <u>Note 14</u> ) | ТҮР | MAX<br>( <u>Note 14</u> ) | UNIT |
|-----------------------------------------------|----------------------------------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------|------|---------------------------|-----|---------------------------|------|
| Driver Enable to Output High                  | t <sub>ZH</sub>                                                            | SW = GND (Figure 7                                          | ), ( <u>Note 9</u> )                            | Full | -                         | -   | 1200                      | ns   |
| Driver Enable to Output Low                   | t <sub>ZL</sub>                                                            | SW = V <sub>CC</sub> ( <u>Figure 7</u> ), ( <u>Note 9</u> ) |                                                 |      | -                         | -   | 1200                      | ns   |
| Driver Disable from Output Low                | t <sub>LZ</sub>                                                            | SW = V <sub>CC</sub> ( <u>Figure 7</u> )                    |                                                 | Full | -                         | -   | 120                       | ns   |
| Driver Disable from Output High               | t <sub>HZ</sub>                                                            | SW = GND (Figure 7                                          | )                                               | Full | -                         | -   | 120                       | ns   |
| Time to Shutdown                              | t <sub>SHDN</sub>                                                          | ( <u>Note 11</u> )                                          |                                                 | Full | 60                        | 160 | 600                       | ns   |
| Driver Enable from Shutdown to<br>Output High | t <sub>ZH(SHDN)</sub>                                                      | SW = GND ( <u>Figure 7</u>                                  | ), ( <u>Notes 11, 12</u> )                      | Full | -                         | -   | 2500                      | ns   |
| Driver Enable from Shutdown to<br>Output Low  | <sup>t</sup> zl(SHDN)                                                      | SW = $V_{CC}$ ( <u>Figure 7</u> ),                          | ( <u>Notes 11, 12</u> )                         | Full | -                         | -   | 2500                      | ns   |
| DRIVER SWITCHING CHARACTERISTIC               | CS (1Mbps Ve                                                               | rsions - ISL32493E, IS                                      | L32495E)                                        |      |                           | 1   | 1                         |      |
| Driver Differential Output Delay              | t <sub>PLH,</sub> t <sub>PHL</sub>                                         | R <sub>D</sub> = 54Ω,                                       | No CM load                                      | Full | -                         | 70  | 125                       | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V                    | Full | -                         | -   | 350                       | ns   |
| Driver Differential Output Skew               | tSKEW                                                                      | $R_D = 54\Omega$ ,                                          | No CM load                                      | Full | -                         | 4.5 | 15                        | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Note 17</u> ) | Full | -                         | -   | 25                        | ns   |
| Driver Differential Rise or Fall Time         | rential Rise or Fall Time t <sub>R</sub> , t <sub>F</sub> R <sub>D</sub> = | R <sub>D</sub> = 54Ω,                                       | No CM load                                      | Full | 70                        | 170 | 300                       | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V                    | Full | 70                        | -   | 550                       | ns   |
| Maximum Data Rate                             | f <sub>MAX</sub>                                                           | C <sub>D</sub> = 820pF ( <u>Figure</u>                      | <u>8</u> )                                      | Full | 1                         | 4   | -                         | Mbps |
| Driver Enable to Output High                  | t <sub>ZH</sub>                                                            | SW = GND ( <u>Figure 7</u> ), ( <u>Note 9</u> )             |                                                 | Full | -                         | -   | 350                       | ns   |
| Driver Enable to Output Low                   | t <sub>ZL</sub>                                                            | SW = V <sub>CC</sub> ( <u>Figure 7</u> ), ( <u>Note 9</u> ) |                                                 | Full | -                         | -   | 300                       | ns   |
| Driver Disable from Output Low                | t <sub>LZ</sub>                                                            | SW = $V_{CC}$ ( <u>Figure 7</u> )                           | SW = V <sub>CC</sub> ( <u>Figure 7</u> )        |      | -                         | -   | 120                       | ns   |
| Driver Disable from Output High               | t <sub>HZ</sub>                                                            | SW = GND ( <u>Figure 7</u> )                                |                                                 | Full | -                         | -   | 120                       | ns   |
| Time to Shutdown                              | t <sub>SHDN</sub>                                                          | ( <u>Note 11</u> )                                          |                                                 | Full | 60                        | 160 | 600                       | ns   |
| Driver Enable from Shutdown to<br>Output High | t <sub>ZH(SHDN)</sub>                                                      | SW = GND ( <u>Figure 7</u>                                  | ), ( <u>Notes 11, 12</u> )                      | Full | -                         | -   | 2000                      | ns   |
| Driver Enable from Shutdown to<br>Output Low  | t <sub>ZL(SHDN)</sub>                                                      | SW = $V_{CC}$ ( <u>Figure 7</u> ),                          | ( <u>Notes 11, 12</u> )                         | Full | -                         | -   | 2000                      | ns   |
| DRIVER SWITCHING CHARACTERISTIC               | CS (15Mbps V                                                               | ersions - ISL32496E, I                                      | SL32498E)                                       | 1    | L                         | 1   |                           | 1    |
| Driver Differential Output Delay              | t <sub>PLH</sub> , t <sub>PHL</sub>                                        | R <sub>D</sub> = 54Ω,                                       | No CM load                                      | Full | -                         | 21  | 45                        | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V                    | Full | -                         | -   | 80                        | ns   |
| Driver Differential Output Skew               | tSKEW                                                                      | R <sub>D</sub> = 54Ω,                                       | No CM load                                      | Full | -                         | 3   | 6                         | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V                    | Full | -                         | -   | 7                         | ns   |
| Driver Differential Rise or Fall Time         | t <sub>R</sub> , t <sub>F</sub>                                            | $R_D = 54\Omega$ ,                                          | No CM Load                                      | Full | 5                         | 17  | 30                        | ns   |
|                                               |                                                                            | C <sub>D</sub> = 50pF<br>( <u>Figure 6</u> )                | -25V ≤ V <sub>CM</sub> ≤ 25V                    | Full | 5                         | -   | 30                        | ns   |
| Maximum Data Rate                             | f <sub>MAX</sub>                                                           | C <sub>D</sub> = 470pF ( <u>Figure 8</u> )                  |                                                 | Full | 15                        | 25  | -                         | Mbps |
| Driver Enable to Output High                  | t <sub>ZH</sub>                                                            | SW = GND (Figure 7                                          | ), ( <u>Note 9</u> )                            | Full | -                         | -   | 100                       | ns   |
| Driver Enable to Output Low                   | t <sub>ZL</sub>                                                            | SW = V <sub>CC</sub> ( <u>Figure 7</u> ),                   | ( <u>Note 9</u> )                               | Full | -                         | -   | 100                       | ns   |
| Driver Disable from Output Low                | t <sub>LZ</sub>                                                            | SW = V <sub>CC</sub> (Figure 7)                             |                                                 | Full | -                         | -   | 120                       | ns   |
| Driver Disable from Output High               | t <sub>HZ</sub>                                                            | SW = GND (Figure 7                                          | )                                               | Full | -                         | -   | 120                       | ns   |
| Time to Shutdown                              | t <sub>SHDN</sub>                                                          | (Note 11)                                                   |                                                 | Full | 60                        | 160 | 600                       | ns   |



# **Electrical Specifications** V<sub>CC</sub> = 4.5V to 5.5V; unless otherwise specified. Typical values are at V<sub>CC</sub> = 5V, T<sub>A</sub> = +25°C (<u>Note 6</u>). Boldface limits apply across the operating temperature range, -40°C to +85°C. (Continued)

| PARAMETER                                           | SYMBOL                              | TEST CONDITIONS                                                                                                                                                                                                                                                            | TEMP<br>(°C) | MIN<br>( <u>Note 14</u> ) | ТҮР | MAX<br>( <u>Note 14</u> ) | UNIT |
|-----------------------------------------------------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| Driver Enable from Shutdown to<br>Output High       | <sup>t</sup> zh(Shdn)               | SW = GND ( <u>Figure 7</u> ), ( <u>Notes 11, 12</u> )                                                                                                                                                                                                                      | Full         | -                         | -   | 2000                      | ns   |
| Driver Enable from Shutdown to<br>Output Low        | <sup>t</sup> ZL(SHDN)               | SW = V <sub>CC</sub> ( <u>Figure 7</u> ), ( <u>Notes 11, 12</u> )                                                                                                                                                                                                          | Full         | -                         | -   | 2000                      | ns   |
| RECEIVER SWITCHING CHARACTERIS                      | TICS (250kbp                        | s Versions - ISL32490E, ISL32492E)                                                                                                                                                                                                                                         | 1            | 1                         |     | 1                         |      |
| Maximum Data Rate                                   | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | 0.25                      | 5   | -                         | Mbps |
| Receiver Input to Output Delay                      | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | -                         | 200 | 280                       | ns   |
| Receiver Skew   tPLH - t <sub>PHL</sub>             | <sup>t</sup> skd                    | ( <u>Figure 9</u> )                                                                                                                                                                                                                                                        | Full         | -                         | 4   | 10                        | ns   |
| Receiver Enable to Output Low                       | t <sub>ZL</sub>                     | $R_L = 1k\Omega, C_L = 15pF, SW = V_{CC} (Figure 10), (Note 10)$                                                                                                                                                                                                           | Full         | -                         | -   | 50                        | ns   |
| Receiver Enable to Output High                      | <sup>t</sup> zн                     | $R_{L} = 1k\Omega, C_{L} = 15pF, SW = GND (Figure 10), (Note 10)$                                                                                                                                                                                                          | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ ( <u>Figure 10</u> )                                                                                                                                                                                                       | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 10</u> )                                                                                                                                                                                                            | Full         | -                         | -   | 50                        | ns   |
| Time to Shutdown                                    | t <sub>SHDN</sub>                   | ( <u>Note 11</u> )                                                                                                                                                                                                                                                         | Full         | 60                        | 160 | 600                       | ns   |
| Receiver Enable from Shutdown to<br>Output High     | t <sub>ZH(SHDN)</sub>               | $\label{eq:RL} \begin{split} \textbf{R}_L = \textbf{1} \textbf{k} \boldsymbol{\Omega}, \ \textbf{C}_L = \textbf{15} \textbf{p} \textbf{F}, \ \textbf{SW} = \textbf{GND} \ (\underline{\textbf{Figure 10}}), \\ (\underline{\textbf{Notes 11}}, \ \textbf{13}) \end{split}$ | Full         | -                         | -   | 2000                      | ns   |
| Receiver Enable from Shutdown to<br>Output Low      | <sup>t</sup> ZL(SHDN)               | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = V <sub>CC</sub> ( <u>Figure 10</u> ),<br>( <u>Notes 11</u> , <u>13</u> )                                                                                                                                                            | Full         | -                         | -   | 2000                      | ns   |
| RECEIVER SWITCHING CHARACTERIS                      | TICS (1Mbps )                       | /ersions - ISL32493E, ISL32495E)                                                                                                                                                                                                                                           |              |                           |     | L                         |      |
| Maximum Data Rate                                   | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | 1                         | 15  | -                         | Mbps |
| Receiver Input to Output Delay                      | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | -                         | 90  | 150                       | ns   |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | (Figure 9)                                                                                                                                                                                                                                                                 | Full         | -                         | 4   | 10                        | ns   |
| Receiver Enable to Output Low                       | t <sub>ZL</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = V <sub>CC</sub> ( <u>Figure 10</u> ), ( <u>Note 10</u> )                                                                                                                                                                            | Full         | -                         | -   | 50                        | ns   |
| Receiver Enable to Output High                      | <sup>t</sup> zн                     | $R_{L} = 1k\Omega, C_{L} = 15pF, SW = GND (Figure 10),$ $(Note 10)$                                                                                                                                                                                                        | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ ( <u>Figure 10</u> )                                                                                                                                                                                                       | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 10</u> )                                                                                                                                                                                                            | Full         | -                         | -   | 50                        | ns   |
| Time to Shutdown                                    | tSHDN                               | ( <u>Note 11</u> )                                                                                                                                                                                                                                                         | Full         | 60                        | 160 | 600                       | ns   |
| Receiver Enable from Shutdown to<br>Output High     | <sup>t</sup> zh(Shdn)               | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 10</u> ),<br>( <u>Notes 11</u> , <u>13</u> )                                                                                                                                                                        | Full         | -                         | -   | 2000                      | ns   |
| Receiver Enable from Shutdown to<br>Output Low      | <sup>t</sup> ZL(SHDN)               | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = V <sub>CC</sub> ( <u>Figure 10</u> ), (Notes 11, 13)                                                                                                                                                                                | Full         | -                         | -   | 2000                      | ns   |
| RECEIVER SWITCHING CHARACTERIS                      | TICS (15Mbps                        | Versions - ISL32496E, ISL32498E)                                                                                                                                                                                                                                           |              |                           |     |                           |      |
| Maximum Data Rate                                   | f <sub>MAX</sub>                    | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | 15                        | 25  | -                         | Mbps |
| Receiver Input to Output Delay                      | t <sub>PLH</sub> , t <sub>PHL</sub> | -25V ≤ V <sub>CM</sub> ≤ 25V ( <u>Figure 9</u> )                                                                                                                                                                                                                           | Full         | -                         | 35  | 70                        | ns   |
| Receiver Skew   t <sub>PLH</sub> - t <sub>PHL</sub> | t <sub>SKD</sub>                    | ( <u>Figure 9</u> )                                                                                                                                                                                                                                                        | Full         | -                         | 4   | 10                        | ns   |
| Receiver Enable to Output Low                       | t <sub>ZL</sub>                     | $R_L = 1k\Omega, C_L = 15pF, SW = V_{CC} (Figure 10), (Note 10)$                                                                                                                                                                                                           | Full         | -                         | -   | 50                        | ns   |
| Receiver Enable to Output High                      | <sup>t</sup> zH                     | $R_{L} = 1k\Omega, C_{L} = 15pF, SW = GND (Figure 10),$ $(Note 10)$                                                                                                                                                                                                        | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output Low                    | t <sub>LZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = $V_{CC}$ (Figure 10)                                                                                                                                                                                                                | Full         | -                         | -   | 50                        | ns   |
| Receiver Disable from Output High                   | t <sub>HZ</sub>                     | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 10</u> )                                                                                                                                                                                                            | Full         | -                         | -   | 50                        | ns   |
| Time to Shutdown                                    | <sup>t</sup> SHDN                   | ( <u>Note 11</u> )                                                                                                                                                                                                                                                         | Full         | 60                        | 160 | 600                       | ns   |



**Electrical Specifications**  $V_{CC} = 4.5V$  to 5.5V; unless otherwise specified. Typical values are at  $V_{CC} = 5V$ ,  $T_A = +25^{\circ}C$  (Note 6). Boldface limits apply across the operating temperature range, -40 °C to +85 °C. (Continued)

| PARAMETER                                       | SYMBOL                | TEST CONDITIONS                                                                                         | TEMP<br>(°C) | MIN<br>( <u>Note 14</u> ) | ТҮР | MAX<br>( <u>Note 14</u> ) | UNIT |
|-------------------------------------------------|-----------------------|---------------------------------------------------------------------------------------------------------|--------------|---------------------------|-----|---------------------------|------|
| Receiver Enable from Shutdown to<br>Output High | <sup>t</sup> ZH(SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = GND ( <u>Figure 10</u> ),<br>( <u>Notes 11</u> , <u>13</u> )     | Full         | -                         | -   | 2000                      | ns   |
| Receiver Enable from Shutdown to<br>Output Low  | <sup>t</sup> ZL(SHDN) | $R_L = 1k\Omega$ , $C_L = 15pF$ , SW = V <sub>CC</sub> ( <u>Figure 10</u> ),<br>( <u>Notes 11, 13</u> ) | Full         | -                         | -   | 2000                      | ns   |

NOTES:

- 6. All currents into device pins are positive; all currents out of device pins are negative. All voltages are referenced to device ground unless otherwise specified.
- 7. Supply current specification is valid for loaded drivers when DE = 0V.
- 8. Applies to peak current. See <u>"Typical Performance Curves"</u> beginning on page 11 for more information.
- 9. Keep  $\overline{RE} = 0$  to prevent the device from entering shutdown.
- 10. The RE signal high time must be short enough (typically <100ns) to prevent the device from entering shutdown.
- 11. Transceivers are put into shutdown by bringing RE high and DE low. If the inputs are in this state for fewer than 60ns, the parts are ensured not to enter shutdown. If the inputs are in this state for at least 600ns, the parts are ensured to enter shutdown. See "Low Power Shutdown Mode" on page 16.
- 12. Keep  $\overline{RE} = V_{CC}$ , and set the DE signal low time >600ns to ensure that the device enters shutdown.
- 13. Set the  $\overline{\text{RE}}$  signal high time >600ns to ensure that the device enters shutdown.
- 14. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.
- 15. Tested according to TIA/EIA-485-A, Section 4.2.6 (±80V for 15µs at a 1% duty cycle).
- 16. See "Caution" statement following <u>"Absolute Maximum Ratings" on page 5.</u>
- 17. This parameter is not production tested.

## **Test Circuits and Waveforms**



FIGURE 5A. VOD AND VOC



FIGURE 5B. V<sub>OD</sub> AND V<sub>OC</sub> WITH COMMON-MODE LOAD

FIGURE 5. DC DRIVER TEST CIRCUITS





## Test Circuits and Waveforms (Continued)



## Test Circuits and Waveforms (Continued)



FIGURE 9. RECEIVER PROPAGATION DELAY AND DATA RATE



FIGURE 10A. TEST CIRCUIT



FIGURE 10. RECEIVER ENABLE AND DISABLE TIMES

# **Typical Performance Curves** $v_{CC} = 5V$ , $T_A = +25^{\circ}C$ ; unless otherwise specified.





RENESAS

## Typical Performance Curves v<sub>cc</sub> = 5V, T<sub>A</sub> = +25°C; unless otherwise specified. (Continued)





















## Typical Performance Curves $v_{cc} = 5V$ , $T_A = +25°C$ ; unless otherwise specified. (Continued)







FIGURE 21. DRIVER DIFFERENTIAL PROPAGATION DELAY vs TEMPERATURE (ISL32496E, ISL32498E)







FIGURE 20. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL32493E, ISL32495E)



FIGURE 22. DRIVER DIFFERENTIAL SKEW vs TEMPERATURE (ISL32496E, ISL32498E)



FIGURE 24. RECEIVER PERFORMANCE WITH ±25V CMV (ISL32493E, ISL32495E)



## Typical Performance Curves $v_{CC} = 5V$ , $T_A = +25$ °C; unless otherwise specified. (Continued)







FIGURE 27. DRIVER AND RECEIVER WAVEFORMS (ISL32493E, ISL32495E)

## **Application Information**

RS-485 and RS-422 are differential (balanced) data transmission standards used for long haul or noisy environments. RS-422 is a subset of RS-485, so RS-485 transceivers are also RS-422 compliant. RS-422 is a point-to-multipoint (multidrop) standard that allows only one driver and up to 10 receivers on each bus, assuming one-unit load devices. RS-485 is a true multipoint standard that allows up to 32 one-unit load devices (any combination of drivers and receivers) on each bus. To allow for multipoint operation, the RS-485 specification requires that drivers must handle bus contention without sustaining any damage.

Another important advantage of RS-485 is the extended Common-Mode Range (CMR), which specifies that the driver outputs and receiver inputs withstand signals that range from +12V to -7V. RS-422 and RS-485 are intended for runs as long as 4000ft; thus, the wide CMR is necessary to handle ground potential differences and voltages induced in the cable by external fields.





The ISL3249xE is a family of ruggedized RS-485 transceivers that improves on the RS-485 basic requirements and increases system reliability. The CMR increases to  $\pm 25V$ , while the RS-485 bus pins (receiver inputs and driver outputs) include fault protection against voltages and transients up to  $\pm 60V$ . Additionally, larger than required differential output voltages (V<sub>OD</sub>) increase noise immunity, while the  $\pm 16.5kV$  built-in ESD protection complements the fault protection.

#### **Receiver (Rx) Features**

These devices use a differential input receiver for maximum noise immunity and CMR. Input sensitivity is greater than ±200mV as required by the RS-422 and RS-485 specifications.

The receiver input (load) current surpasses the RS-422 specification of 3mA and is four times lower than the RS-485 Unit Load (UL) requirement of 1mA maximum. Therefore, these products are known as one-quarter UL transceivers, and there can be up to 128 of these devices on a network while still complying with the RS-485 loading specification.



The receiver (Rx) functions with common-mode voltages as great as  $\pm 25V$ , making them ideal for industrial or long networks where induced voltages are a realistic concern.

All the receivers include a full fail-safe function that ensures a high-level receiver output if the receiver inputs are unconnected (floating), shorted together, or connected to a terminated bus with all the transmitters disabled (that is, an idle bus).

Rx outputs feature high drive levels (typically 22mA at  $V_{OL} = 1V$ ) to ease the design of optically coupled isolated interfaces.

Receivers easily meet the data rates supported by the corresponding driver, and all receiver outputs are three-statable using the active low  $\overline{RE}$  input.

The Rx in the 250kbps and 1Mbps versions includes noise filtering circuitry to reject high-frequency signals. The 1Mbps version typically rejects pulses narrower than 50ns (equivalent to 20Mbps), while the 250kbps Rx rejects pulses below 150ns (6.7Mbps).

#### **Driver (Tx) Features**

The RS-485/RS-422 driver is a differential output device that delivers at least 1.5V across a 54 $\Omega$  load (RS-485) and at least 2.4V across a 100 $\Omega$  load (RS-422). The drivers feature low propagation delay skew to maximize bit width and minimize EMI, and all drivers are three-statable using the active high DE input.

The 250kbps and 1Mbps driver outputs are slew rate limited to minimize EMI and reflections in unterminated or improperly terminated networks. The ISL32496E and ISL32498E driver outputs are not limited; thus, faster output transition times allow data rates of at least 15Mbps.

### High Overvoltage (Fault) Protection Increases Ruggedness

Note: The available smaller pitch package (MSOP) may not meet the Creepage and Clearance (C&C) requirements for  $\pm 60V$  levels. Determine C&C requirements before selecting a package type.

The  $\pm$ 60V fault protection (referenced to the IC GND) on the RS-485 pins makes these transceivers some of the most rugged on the market. This level of protection makes the ISL3249xE perfect for applications where power (such as 24V and 48V supplies) must be routed in the conduit with the data lines, or for outdoor applications where large transients are likely to occur. When power is routed with the data lines, even a momentary short between the supply and data lines destroys an unprotected device. The  $\pm$ 60V fault levels of this family are at least five times higher than the levels specified for standard RS-485 ICs. The ISL3249xE protection is active whether the Tx is enabled or disabled, and even if the IC is powered down, or VCC and Ground are floating.

If transients or voltages (including overshoots and ringing) greater than  $\pm 60V$  are possible, additional external protection is required.

### Widest Common-Mode Voltage (CMV) Tolerance Improves Operating Range

RS-485 networks operating in industrial complexes or over long distances are susceptible to large CMV variations. Either of these operating environments can suffer from large node-to-node ground potential differences or CMV pickup from external electromagnetic sources, and devices with only the minimum required +12V to -7V CMR can malfunction. The ISL3249xE's extended  $\pm$ 25V CMR is the widest available, allowing operation in environments that would overwhelm lesser transceivers. Additionally, the Rx does not phase invert (erroneously change state), even with CMVs of  $\pm$ 40V or differential voltages as large as 40V.

# High $\mathbf{V}_{\textbf{OD}}$ Improves Noise Immunity and Flexibility

The ISL3249xE driver design delivers larger differential output voltages (V<sub>OD</sub>) than the RS-485 standard requires or than most RS-485 transmitters can deliver. The typical  $\pm 2.5V V_{OD}$  provides more noise immunity than networks built using many other transceivers.

Another advantage of the large V<sub>OD</sub> is the ability to drive more than two bus terminations, which allows for using the ISL3249xE in star and other multi-terminated, nonstandard network topologies. Figure 11 on page 11 details the transmitter's V<sub>OD</sub> vs I<sub>OUT</sub> characteristic and includes load lines for four (30Ω) and six (20Ω) 120Ω terminations. Figure 11 shows that the driver typically delivers ±1.3V into six terminations, and the <u>"Electrical Specifications" on page 5</u> ensures a V<sub>OD</sub> of ±0.8V at 21Ω across the full temperature range. The RS-485 standard requires a minimum 1.5V V<sub>OD</sub> into two terminations, but the ISL3249xE devices deliver RS-485 voltage levels with two to three times the number of terminations.

#### **Hot Plug Function**

When a piece of equipment powers up, there is a period of time when the processor or ASIC driving the RS-485 control lines (DE,  $\overline{\text{RE}}$ ) is unable to ensure that the RS-485 Tx and Rx outputs are kept disabled. If the equipment is connected to the bus, a driver activating prematurely during power-up may crash the bus. To avoid this scenario, the ISL3249xE devices incorporate a hot plug function. Circuitry monitoring V<sub>CC</sub> ensures that the Tx and Rx outputs remain disabled during power-up and power-down if VCC is less than  $\approx$ 3.5V, regardless of the state of DE and RE. The disabled Tx and Rx outputs allow the processor/ASIC to stabilize and drive the RS-485 control lines to the proper states. Figure 29 illustrates the power-up and power-down performance of the ISL3249xE compared to an RS-485 IC without the hot plug feature.





FIGURE 29. HOT PLUG PERFORMANCE (ISL3249xE) vs ISL83088E WITHOUT HOT PLUG CIRCUITRY

#### **ESD** Protection

All pins on these devices include Class 3 (>8kV) Human Body Model (HBM) ESD protection structures that can survive ESD events commonly seen during manufacturing. Even so, the RS-485 pins (driver outputs and receiver inputs) incorporate more advanced structures, allowing them to survive ESD events in excess of ±16.5kV HBM (±15kV for the full-duplex versions). The RS-485 pins are particularly vulnerable to ESD strikes because they typically connect to an exposed port on the exterior of the finished product. Touching the port pins or connecting a cable can cause an ESD event that can destroy unprotected ICs. The new ESD structures protect the device whether or not it is powered up, and without interfering with the exceptional ±25V CMR. The built-in ESD protection minimizes the need for board-level protection structures (for example, transient suppression diodes) and the associated undesirable capacitive load they present.

### **Data Rate, Cables, and Terminations**

RS-485 and RS-422 are intended for network lengths up to 4000ft, but the maximum system data rate decreases as the transmission length increases. Devices operating at 15Mbps can be used at lengths up to 150ft (46m), but the distance can be increased to 328ft (100m) by operating at 10Mbps. The ISL32493E and ISL32495E can operate at the full data rate of 1Mbps with lengths up to 800ft (244m). Jitter is the limiting parameter at these faster data rates, so employing encoded data streams (for example, Manchester coded or Return-to-Zero) can allow increased transmission distances. The ISL32490E and ISL32492E can operate at 115kbps or less at the full 4000ft (1220m) distance, or at 250kbps for lengths up to 3000ft (915m). DC cable attenuation is the limiting parameter, so using better quality cables (such as 22 AWG) may allow increased transmission distance.

Use a twisted pair cable for RS-485/RS-422 networks. Twisted pair cables tend to pick up noise and other electromagnetically induced voltages as common-mode signals that are effectively rejected by the differential receivers in these ICs. Note: Proper termination is imperative to minimize reflections when using the 15Mbps ISL32496E and ISL32498E devices. Short networks using the 250kbps ISL32490E and ISL32492E versions do not need to be terminated; however, terminations are recommended unless power dissipation is an overriding concern.

In point-to-point or point-to-multipoint networks (single driver on bus, such as RS-422), terminate the main cable in its characteristic impedance (typically  $120\Omega$ ) at the end farthest from the driver. In multireceiver applications, keep stubs connecting receivers to the main cable as short as possible. Multipoint (multidriver) systems require that the main cable be terminated in its characteristic impedance at both ends. Keep stubs connecting a transceiver to the main cable as short as possible.

### **Built-in Driver Overload Protection**

The RS-485 specification requires that drivers survive worst-case bus contentions undamaged. These transceivers meet this requirement using driver output short-circuit current limits and on-chip thermal shutdown circuitry.

The driver output stages incorporate a double foldback, short-circuit current limiting scheme, which ensures that the output current never exceeds the RS-485 specification, even at the common-mode and fault condition voltage range extremes. The first foldback current level ( $\approx$ 70mA) is set to ensure that the driver never folds back when driving loads with CMVs up to ±25V. The very low second foldback current setting ( $\approx$ 9mA) minimizes power dissipation if the Tx is enabled when a fault occurs.

In the event of a major short-circuit condition, the ISL3249xE's thermal shutdown feature disables the drivers whenever the die temperature becomes excessive. Thermal shutdown eliminates the power dissipation, allowing the die to cool. The drivers automatically re-enable after the die temperature drops about +15°C. If the contention persists, the thermal shutdown/re-enable cycle repeats until the fault is cleared. Receivers stay operational during thermal shutdown.

#### Low Power Shutdown Mode

These BiCMOS transceivers all use a fraction of the power required by competitive devices, but they also include a shutdown feature that reduces the already low quiescent  $I_{CC}$  to a 10µA trickle. These devices enter shutdown whenever the receiver and driver are simultaneously disabled ( $\overline{RE} = V_{CC}$  and DE = GND) for a period of at least 600ns. Disabling both the driver and the receiver for fewer than 60ns ensures that the transceiver does not enter shutdown.

Receiver and driver enable times increase when the transceiver enables from shutdown. See <u>Notes 9</u> through <u>13</u> on <u>page 9</u> for more information.

## **Die Characteristics**

#### SUBSTRATE POTENTIAL (POWERED UP):

GND

#### **PROCESS:**

Si Gate BiCMOS



**Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Feb 8, 2019  | FN7765.6 | Updated links throughout document.<br>Updated ordering information table by adding all tape and reel information and updating notes.<br>Updated last sentence in the "High Overvoltage (Fault) Protection Increases Ruggedness" section.<br>Removed About Intersil section.<br>Updated disclaimer.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Sep 18, 2017 | FN7765.5 | Added Related Literature section.<br>Updated Receiving Truth Table on page 3.<br>Applied Intersil A Renesas Company template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Apr 20, 2015 | FN7786.4 | DRIVER SWITCHING CHARACTERISTICS (250kbps Versions; ISL32490E, ISL32492E) Changed MAX limit from "1200" to "1350" in "Driver Differential Rise or Fall Time" on page 6 that has $-25V \le V_{CM} \le 25V$ for test condition.<br>DRIVER SWITCHING CHARACTERISTICS (1Mbps Versions; ISL32493E, ISL32495E) Changed MAX limit from "400" to "550" in "Driver Differential Rise or Fall Time" on page 7 that has $-25V \le V_{CM} \le 25V$ for test condition.                                                                                                                                                                                                                                                                                                                                          |
| Oct 14, 2014 | FN7786.3 | On page 7, added "Note 17" reference to the Driver Differential Output Test condition.<br>On page 9, added Note 17, "This parameter is not production tested."<br>On page 19 replaced M10.118 POD with latest revision.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Mar 7, 2012  | FN7786.2 | Updated Figure 16 on page 12 to show Pos breakdown between 60V and 70V.<br>Updated Theta JA in "Thermal Information" on page 5 for 8 Ld SOIC from 116 to 108.<br>Updated Package Outline Drawing on page 21. Changed Note 1 "1982" to "1994".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Nov 11, 2011 | FN7786.1 | Added 10 to "Pin Count" for ISL32490E, ISL32493E, ISL32496E in the Summary of Features table.   Added 10 Ld MSOP option for ISL32490E, ISL32493E, ISL32496E in the "Ordering Information" table.   Added 10 Ld MSOP pinout to "Pin Configurations" for ISL32490E, ISL32493E, ISL32493E, ISL32496E.   Added 10 Ld Pin # column in the "Pin Description" table.   Added 10 Ld MSOP information in the "Typical Operating Circuits".   Added 10 Ld MSOP package outline drawing.   Added 10 Ld MSOP package outline drawing.   M8.118 on page 18- Corrected lead width dimension in side view 1 from "0.25 - 0.036" to "0.25 - 0.36"   M8.15 on page 21- In Typical Recommended Land Pattern, changed the following:   2.41(0.095) to 2.20(0.087)   0.76 (0.030) to 0.60(0.023)   0.200 to 5.20(0.205) |
| Jan 18, 2011 | FN7786.0 | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



**Package Outline Drawings** 

For the most recent package outline drawing, see <u>M8.118</u>.

### M8.118

8 LEAD MINI SMALL OUTLINE PLASTIC PACKAGE Rev 4, 7/11





1.10 MAX SIDE VIEW 2 0.09 - 0.20







TYPICAL RECOMMENDED LAND PATTERN

#### NOTES:

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-AA and AMSEY14.5m-1994.
- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- 5. Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.

#### M10.118

PIN#1 ID

Η

0.18 - 0.27 ⊕0.08(M)C|A-B|D]



Rev 1, 4/12



I

SIDE VIEW 1



TYPICAL RECOMMENDED LAND PATTERN

#### NOTES:

SEATING PLANE

0.10 ± 0.05 0.10 C

- 1. Dimensions are in millimeters.
- 2. Dimensioning and tolerancing conform to JEDEC MO-187-BA and AMSEY14.5m-1994.

For the most recent package outline drawing, see M10.118.

- 3. Plastic or metal protrusions of 0.15mm max per side are not included.
- 4. Plastic interlead protrusions of 0.15mm max per side are not included.
- **5.** Dimensions are measured at Datum Plane "H".
- 6. Dimensions in ( ) are for reference only.



#### M14.15

14 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 1, 10/09



6. Does not include dambar protrusion. Allowable dambar protrusion shall be 0.10mm total in excess of lead width at maximum condition.

For the most recent package outline drawing, see M14.15.

7. Reference to JEDEC MS-012-AB.

(1.50)

TYPICAL RECOMMENDED LAND PATTERN

#### M8.15

8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 4, 1/12

#### For the most recent package outline drawing, see <u>M8.15</u>.



TOP VIEW

5.00 (0.197)

4.80 (0.189)

1.27 (0.050)

0.51(0.020)

0.33(0.013)

SIDE VIEW "A





#### NOTES:

0.25(0.010)

0.10(0.004)

SEATING PLANE

1.75 (0.069)

1.35 (0.053)

-C-

- 1. Dimensioning and tolerancing per ANSI Y14.5M-1994.
- 2. Package length does not include mold flash, protrusions or gate burrs. Mold flash, protrusion and gate burrs shall not exceed 0.15mm (0.006 inch) per side.
- 3. Package width does not include interlead flash or protrusions. Interlead flash and protrusions shall not exceed 0.25mm (0.010 inch) per side.
- 4. The chamfer on the body is optional. If it is not present, a visual index feature must be located within the crosshatched area.
- 5. Terminal numbers are shown for reference only.
- 6. The lead width as measured 0.36mm (0.014 inch) or greater above the seating plane, shall not exceed a maximum value of 0.61mm (0.024 inch).
- 7. Controlling dimension: MILLIMETER. Converted inch dimensions are not necessarily exact.
- 8. This outline conforms to JEDEC publication MS-012-AA ISSUE C.



#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information.
- Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples.
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; industrial robots; etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc.

Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics products outside of such specified ranges.
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions.
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics.
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products.
- (Note1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries.
- (Note2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### Trademarks

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/